Journals Proceedings

International Journal of Advances in Electronics Engineering

A New Technique For Designing Low Power 2-Bit Magnitude Comparator

Author(s) : K. G. SHARMA, TRIPTI SHARMA, VIJAYA SHEKHAWAT   

Abstract

In this paper a new logic technique and hence circuit design has been proposed for the implementation of magnitude comparator. This proposed 2-Bit magnitude comparator is design to improve power consumption as well as on-chip area than its peer design. The proposed 2-Bit magnitude comparator has threshold loss of 13%-20%. This threshold loss is due to PTL (Pass Transistor Logic) logic applied at the input end and at the output end TG (Transmission Gate) logic is used, this is done to reduce the number of transistor. The schematic of 2-Bit magnitude comparator is designed using Tanner EDA Tool version 12.6 at 45nm technology.

No fo Author(s) : 3
Page(s) : 22 - 26
Electronic ISSN : 2278 - 215x
Volume 4 : Issue 3
Views : 447   |   Download(s) : 183